Datasheet 搜索 > 微控制器 > ST Microelectronics(意法半导体) > STM32F100V8T6B 数据手册 > STM32F100V8T6B 产品设计参考手册 6/30 页


¥ 29.531
STM32F100V8T6B 产品设计参考手册 - ST Microelectronics(意法半导体)
制造商:
ST Microelectronics(意法半导体)
分类:
微控制器
封装:
LQFP-100
描述:
STMICROELECTRONICS STM32F100V8T6B 微控制器, 32位, 线路接入, ARM 皮质-M3, 24 MHz, 64 KB, 8 KB, 100 引脚, LQFP
Pictures:
3D模型
符号图
焊盘图
引脚图
产品图
页面导航:
应用领域在P30
导航目录
STM32F100V8T6B数据手册
Page:
of 30 Go
若手册格式错乱,请下载阅览PDF原文件

PM0063
6/30 Doc ID 16211 Rev 2
Glossary
This section gives a brief definition of acronyms and abbreviations used in this document:
● Low-density devices are STM32F100x4 and STM32F100x6 microcontrollers where
the Flash memory density ranges between 16 and 32 Kbytes.
● Medium-density devices are STM32F100x8 and STM32F100xB microcontrollers
where the Flash memory density ranges between 64 and 128 Kbytes.
● High-density devices are STM32F100xx microcontrollers where the Flash memory
density ranges between 256 and 512 Kbytes.
● The Cortex-M3 core integrates two debug ports:
– JTAG debug port (JTAG-DP) provides a 5-pin standard interface based on the
Joint Test Action Group (JTAG) protocol.
– SWD debug port (SWD-DP) provides a 2-pin (clock and data) interface based on
the Serial Wire Debug (SWD) protocol.
For both the JTAG and SWD protocols please refer to the Cortex M3 Technical
Reference Manual
● Word: data/instruction of 32-bit length
● Half word: data/instruction of 16-bit length
● Byte: data of 8-bit length
● FPEC (Flash memory program/erase controller): write operations to the main memory
and the information block are managed by an embedded Flash program/erase
controller (FPEC).
● IAP (in-application programming): IAP is the ability to re-program the Flash memory of
a microcontroller while the user program is running.
● ICP (in-circuit programming): ICP is the ability to program the Flash memory of a
microcontroller using the JTAG protocol, the SWD protocol or the boot loader while the
device is mounted on the user application board.
● I-Code: this bus connects the Instruction bus of the Cortex-M3 core to the Flash
instruction interface. Prefetch is performed on this bus.
● D-Code: this bus connects the D-Code bus (literal load and debug access) of the
Cortex-M3 to the Flash Data Interface.
● Option bytes: product configuration bits stored in the Flash memory
● OBL: option byte loader.
● AHB: advanced high-performance bus.
器件 Datasheet 文档搜索
AiEMA 数据库涵盖高达 72,405,303 个元件的数据手册,每天更新 5,000 多个 PDF 文件